Detail projektu

SoC circuits reliability and availability improvement

Období řešení: 1. 1. 2009 – 31. 12. 2011

Typ projektu: grant

Kód: GA102/09/1668

Agentura: Grantová agentura České republiky

Program: Standardní projekty

Název česky
Zvyšování spolehlivost a provozuschopnosti v obvodech SoC
Typ
grant
Klíčová slova

systémy odolné proti poruchám, spolehlivost

Abstrakt

We propose a basic research project that is aimed at utilizing and deepening the current results of three research groups in the field of on-line and off-line testing and diagnostics with the intension to utilize them in the design of fault tolerant systems. The fault tolerant methodologies will be developed on three levels: level of error tolerance, level of single-event upset detection with additional reconfiguration and a level of system architecture graceful degradation in case of unrecoverable faults appearance. The goal of this project is to design a new, advanced design methodology for fault-tolerant circuits that will be based on the new technological possibilities.

Řešitelé
Kotásek Zdeněk, doc. Ing., CSc. – hlavní řešitel
Bartoš Pavel, Ing.
Kaštil Jan, Ing., Ph.D.
Mičulka Lukáš, Ing., Ph.D.
Slimařík František, Ing.
Straka Martin, Ing., Ph.D.
Strnadel Josef, Ing., Ph.D. (UPSY)
Publikace

2011

2010

2009

Nahoru