Publication Details

Dependability Analysis of Fault Tolerant Systems Based on Partial Dynamic Reconfiguration Implemented into FPGA

KAŠTIL, J.; STRAKA, M.; MIČULKA, L.; KOTÁSEK, Z. Dependability Analysis of Fault Tolerant Systems Based on Partial Dynamic Reconfiguration Implemented into FPGA. 15th Euromicro Conference on Digital System Design: Architectures, Methods and Tools. Cesme-Izmir: IEEE Computer Society, 2012. p. 250-257. ISBN: 978-0-7695-4798-5.
Czech title
Spolehlivostní analýza systémů odolných proti poruchám implementovaných do FPGA
Type
conference paper
Language
English
Authors
Kaštil Jan, Ing., Ph.D.
Straka Martin, Ing., Ph.D.
Mičulka Lukáš, Ing., Ph.D.
Kotásek Zdeněk, doc. Ing., CSc.
Keywords

dependability, reliability, model, FPGA, fault tolerant system, architecture, reconfiguration

Abstract

In this paper, a dependability analysis of fault tolerant systems implemented into the SRAM-based FPGA is presented. The fault tolerant architectures are based on redundancy of functional units associated with a concurrent error detection technique and it uses the principles of partial dynamic reconfiguration as a recovery mechanism from a fault occurrence. Architectures are tested by injecting soft errors into partial bitstream in FPGA by SEU injector and the faults coverage of this architecture is obtained. From faults coverage, the failure rate and repair rate are evaluated. Then, for fault tolerant architecture the Markov dependability models are created and it is demonstrated how the reliability and availability parameters are derived from this model for different configurations of architectures and faulty modules. The reliability analysis results are shown.

Published
2012
Pages
250–257
Proceedings
15th Euromicro Conference on Digital System Design: Architectures, Methods and Tools
ISBN
978-0-7695-4798-5
Publisher
IEEE Computer Society
Place
Cesme-Izmir
BibTeX
@inproceedings{BUT96980,
  author="Jan {Kaštil} and Martin {Straka} and Lukáš {Mičulka} and Zdeněk {Kotásek}",
  title="Dependability Analysis of Fault Tolerant Systems Based on Partial Dynamic Reconfiguration Implemented into FPGA",
  booktitle="15th Euromicro Conference on Digital System Design: Architectures, Methods and Tools",
  year="2012",
  pages="250--257",
  publisher="IEEE Computer Society",
  address="Cesme-Izmir",
  isbn="978-0-7695-4798-5",
  url="https://www.fit.vut.cz/research/publication/10037/"
}
Back to top