Publication Details

RT Level Test Optimization for Low Power Consumption

ŠKARVADA, J. RT Level Test Optimization for Low Power Consumption. In MEMICS proceedings 2007. Brno: Ing. Zdeněk Novotný, CSc., 2007. p. 185-192. ISBN: 978-80-7355-077-6.
Czech title
Optimalizace testu na úrovni RT pro nízký příkon
Type
conference paper
Language
English
Authors
Škarvada Jaroslav, Ing., Ph.D.
Keywords

Register transfer level, power consumption optimization, test vectors reordering, scan cells reordering

Abstract

The paper deals with low power consumption test optimization for register transfer level (RTL) circuits. A model of circuit under test (CUT), based on the theory of sets and relations is defined. In the model, the power consumption is seen as a parameter depending on circuit structure and input data used for the test. Optimization method to reduce power consumption during test application, is presented.

Published
2007
Pages
185–192
Proceedings
MEMICS proceedings 2007
ISBN
978-80-7355-077-6
Publisher
Ing. Zdeněk Novotný, CSc.
Place
Brno
BibTeX
@inproceedings{BUT25354,
  author="Jaroslav {Škarvada}",
  title="RT Level Test Optimization for Low Power Consumption",
  booktitle="MEMICS proceedings 2007",
  year="2007",
  pages="185--192",
  publisher="Ing. Zdeněk Novotný, CSc.",
  address="Brno",
  isbn="978-80-7355-077-6"
}
Back to top