Detail publikace

Verifying VHDL Design with Multiple Clocks in SMV

SMRČKA, A.; ŘEHÁK, V.; VOJNAR, T.; ŠAFRÁNEK, D.; MATOUŠEK, P.; ŘEHÁK, Z. Verifying VHDL Design with Multiple Clocks in SMV. Proceedings of FMICS 2006. Bonn: 2006. p. 140-155.
Název česky
Verifying VHDL Design with Multiple Clocks in SMV
Typ
konferenční sborník (ne článek)
Jazyk
anglicky
Autoři
Smrčka Aleš, Ing., Ph.D. (UITS)
Řehák Vojtěch, doc. RNDr.
Vojnar Tomáš, prof. Ing., Ph.D. (UITS)
Šafránek David
Matoušek Petr, doc. Ing., Ph.D., M.A. (UIFS)
Řehák Zdeněk
URL
Klíčová slova

model checking, hardware, VHDL, multiple clocks, SMV

Abstrakt

The paper considers the problem of model checking real-life VHDL-based hardware designs via their automated transformation to a model verifiable using the SMV model checker. In particular, model checking of asynchronous designs, ie. designs driven by multiple clocks, is discussed. Two original approaches to compiling asynchronous VHDL designs to the SMV language such that errors possibly arising from the asynchronicity are preserved are proposed. The paper also presents results of experiments with using the proposed methods for verification of several real-life asynchronous components of an FPGA-based router being developed within the Liberouter project.

Rok
2006
Strany
140–155
Kniha
Proceedings of FMICS 2006
Místo
Bonn
BibTeX
@proceedings{BUT22281,
  editor="Aleš {Smrčka} and Vojtěch {Řehák} and Tomáš {Vojnar} and David {Šafránek} and Petr {Matoušek} and Zdeněk {Řehák}",
  title="Verifying VHDL Design with Multiple Clocks in SMV",
  year="2006",
  pages="140--155",
  address="Bonn"
}
Nahoru