Detail publikace

Nested Loops Degree Impact on RTL Digital Circuit Testability

STRNADEL, J. Nested Loops Degree Impact on RTL Digital Circuit Testability. Programmable Devices and Systems. Oxford: Elsevier Science, 2003. p. 202-207. ISBN: 0-08-044130-0.
Typ
článek ve sborníku konference
Jazyk
anglicky
Autoři
Klíčová slova

Testability, feedback loop, directed graph, ordered set, graph algorithm

Abstrakt

The existence of loops in a circuit structure causes problems in both test generation and application. Thus, the problem of identifying loops becomes an important task during testability analysis or, later, e.g., during allocation-for testability process. When nested loops occur in the circuit, it is necessary to accurately determine the most nested one to improve circuit testability significantly, with minimal design cost. This paper deals with the problem of identifying nested loops including their nesting degree in the register-transfer level (RTL) digital circuit structure as well as with the impact of such loops on the circuit testability.

Rok
2003
Strany
202–207
Sborník
Programmable Devices and Systems
ISBN
0-08-044130-0
Vydavatel
Elsevier Science
Místo
Oxford
BibTeX
@inproceedings{BUT13789,
  author="Josef {Strnadel}",
  title="Nested Loops Degree Impact on RTL Digital Circuit Testability",
  booktitle="Programmable Devices and Systems",
  year="2003",
  pages="202--207",
  publisher="Elsevier Science",
  address="Oxford",
  isbn="0-08-044130-0",
  url="https://www.fit.vut.cz/research/publication/7135/"
}
Nahoru